2017-05-02 01:00:12 +00:00
|
|
|
// Copyright 2017 The Chromium OS Authors. All rights reserved.
|
|
|
|
// Use of this source code is governed by a BSD-style license that can be
|
|
|
|
// found in the LICENSE file.
|
|
|
|
|
|
|
|
use std::collections::VecDeque;
|
2020-02-15 00:46:36 +00:00
|
|
|
use std::io::{self, Write};
|
2019-12-13 02:58:50 +00:00
|
|
|
use std::sync::atomic::{AtomicU8, Ordering};
|
|
|
|
use std::sync::mpsc::{channel, Receiver, TryRecvError};
|
2019-08-13 18:20:14 +00:00
|
|
|
use std::sync::Arc;
|
2019-12-13 02:58:50 +00:00
|
|
|
use std::thread::{self};
|
2017-05-02 01:00:12 +00:00
|
|
|
|
2020-10-21 05:12:20 +00:00
|
|
|
use base::{error, Event, RawDescriptor, Result};
|
2017-05-02 01:00:12 +00:00
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
use crate::bus::BusAccessInfo;
|
2021-01-08 13:29:03 +00:00
|
|
|
use crate::{BusDevice, ProtectionType, SerialDevice};
|
2017-05-02 01:00:12 +00:00
|
|
|
|
|
|
|
const LOOP_SIZE: usize = 0x40;
|
|
|
|
|
|
|
|
const DATA: u8 = 0;
|
|
|
|
const IER: u8 = 1;
|
|
|
|
const IIR: u8 = 2;
|
|
|
|
const LCR: u8 = 3;
|
|
|
|
const MCR: u8 = 4;
|
|
|
|
const LSR: u8 = 5;
|
|
|
|
const MSR: u8 = 6;
|
|
|
|
const SCR: u8 = 7;
|
|
|
|
const DLAB_LOW: u8 = 0;
|
|
|
|
const DLAB_HIGH: u8 = 1;
|
|
|
|
|
|
|
|
const IER_RECV_BIT: u8 = 0x1;
|
|
|
|
const IER_THR_BIT: u8 = 0x2;
|
|
|
|
const IER_FIFO_BITS: u8 = 0x0f;
|
|
|
|
|
|
|
|
const IIR_FIFO_BITS: u8 = 0xc0;
|
|
|
|
const IIR_NONE_BIT: u8 = 0x1;
|
|
|
|
const IIR_THR_BIT: u8 = 0x2;
|
|
|
|
const IIR_RECV_BIT: u8 = 0x4;
|
|
|
|
|
|
|
|
const LSR_DATA_BIT: u8 = 0x1;
|
|
|
|
const LSR_EMPTY_BIT: u8 = 0x20;
|
|
|
|
const LSR_IDLE_BIT: u8 = 0x40;
|
|
|
|
|
2019-05-20 20:37:54 +00:00
|
|
|
const MCR_DTR_BIT: u8 = 0x01; // Data Terminal Ready
|
|
|
|
const MCR_RTS_BIT: u8 = 0x02; // Request to Send
|
|
|
|
const MCR_OUT1_BIT: u8 = 0x04;
|
|
|
|
const MCR_OUT2_BIT: u8 = 0x08;
|
2017-05-02 01:00:12 +00:00
|
|
|
const MCR_LOOP_BIT: u8 = 0x10;
|
|
|
|
|
2019-05-20 20:37:54 +00:00
|
|
|
const MSR_CTS_BIT: u8 = 0x10; // Clear to Send
|
|
|
|
const MSR_DSR_BIT: u8 = 0x20; // Data Set Ready
|
|
|
|
const MSR_RI_BIT: u8 = 0x40; // Ring Indicator
|
|
|
|
const MSR_DCD_BIT: u8 = 0x80; // Data Carrier Detect
|
|
|
|
|
2017-05-02 01:00:12 +00:00
|
|
|
const DEFAULT_INTERRUPT_IDENTIFICATION: u8 = IIR_NONE_BIT; // no pending interrupt
|
|
|
|
const DEFAULT_LINE_STATUS: u8 = LSR_EMPTY_BIT | LSR_IDLE_BIT; // THR empty and line is idle
|
|
|
|
const DEFAULT_LINE_CONTROL: u8 = 0x3; // 8-bits per character
|
2019-05-20 20:37:54 +00:00
|
|
|
const DEFAULT_MODEM_CONTROL: u8 = MCR_OUT2_BIT;
|
|
|
|
const DEFAULT_MODEM_STATUS: u8 = MSR_DSR_BIT | MSR_CTS_BIT | MSR_DCD_BIT;
|
2017-05-02 01:00:12 +00:00
|
|
|
const DEFAULT_BAUD_DIVISOR: u16 = 12; // 9600 bps
|
|
|
|
|
|
|
|
/// Emulates serial COM ports commonly seen on x86 I/O ports 0x3f8/0x2f8/0x3e8/0x2e8.
|
|
|
|
///
|
|
|
|
/// This can optionally write the guest's output to a Write trait object. To send input to the
|
2019-12-13 02:58:50 +00:00
|
|
|
/// guest, use `queue_input_bytes` directly, or give a Read trait object which will be used queue
|
|
|
|
/// bytes when `used_command` is called.
|
2017-05-02 01:00:12 +00:00
|
|
|
pub struct Serial {
|
2019-12-13 02:58:50 +00:00
|
|
|
// Serial port registers
|
|
|
|
interrupt_enable: Arc<AtomicU8>,
|
2017-05-02 01:00:12 +00:00
|
|
|
interrupt_identification: u8,
|
2020-09-16 22:29:20 +00:00
|
|
|
interrupt_evt: Event,
|
2017-05-02 01:00:12 +00:00
|
|
|
line_control: u8,
|
|
|
|
line_status: u8,
|
|
|
|
modem_control: u8,
|
|
|
|
modem_status: u8,
|
|
|
|
scratch: u8,
|
|
|
|
baud_divisor: u16,
|
2019-12-13 02:58:50 +00:00
|
|
|
|
|
|
|
// Host input/output
|
2017-05-02 01:00:12 +00:00
|
|
|
in_buffer: VecDeque<u8>,
|
2019-12-13 02:58:50 +00:00
|
|
|
in_channel: Option<Receiver<u8>>,
|
|
|
|
input: Option<Box<dyn io::Read + Send>>,
|
2019-03-09 00:56:14 +00:00
|
|
|
out: Option<Box<dyn io::Write + Send>>,
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
|
2020-03-25 20:54:50 +00:00
|
|
|
impl SerialDevice for Serial {
|
|
|
|
fn new(
|
2021-01-08 13:29:03 +00:00
|
|
|
_protected_vm: ProtectionType,
|
2020-09-16 22:29:20 +00:00
|
|
|
interrupt_evt: Event,
|
2019-12-13 02:58:50 +00:00
|
|
|
input: Option<Box<dyn io::Read + Send>>,
|
|
|
|
out: Option<Box<dyn io::Write + Send>>,
|
2020-10-21 05:12:20 +00:00
|
|
|
_keep_rds: Vec<RawDescriptor>,
|
2019-12-13 02:58:50 +00:00
|
|
|
) -> Serial {
|
2017-05-02 01:00:12 +00:00
|
|
|
Serial {
|
2019-12-13 02:58:50 +00:00
|
|
|
interrupt_enable: Default::default(),
|
2017-05-02 01:00:12 +00:00
|
|
|
interrupt_identification: DEFAULT_INTERRUPT_IDENTIFICATION,
|
2018-10-03 17:22:32 +00:00
|
|
|
interrupt_evt,
|
2017-05-02 01:00:12 +00:00
|
|
|
line_control: DEFAULT_LINE_CONTROL,
|
|
|
|
line_status: DEFAULT_LINE_STATUS,
|
|
|
|
modem_control: DEFAULT_MODEM_CONTROL,
|
|
|
|
modem_status: DEFAULT_MODEM_STATUS,
|
|
|
|
scratch: 0,
|
|
|
|
baud_divisor: DEFAULT_BAUD_DIVISOR,
|
2019-12-13 02:58:50 +00:00
|
|
|
in_buffer: Default::default(),
|
|
|
|
in_channel: None,
|
|
|
|
input,
|
2018-10-03 17:22:32 +00:00
|
|
|
out,
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
}
|
2020-03-25 20:54:50 +00:00
|
|
|
}
|
2017-05-02 01:00:12 +00:00
|
|
|
|
2020-03-25 20:54:50 +00:00
|
|
|
impl Serial {
|
2017-05-02 01:00:12 +00:00
|
|
|
/// Queues raw bytes for the guest to read and signals the interrupt if the line status would
|
2019-12-13 02:58:50 +00:00
|
|
|
/// change. These bytes will be read by the guest before any bytes from the input stream that
|
|
|
|
/// have not already been queued.
|
2017-05-02 01:00:12 +00:00
|
|
|
pub fn queue_input_bytes(&mut self, c: &[u8]) -> Result<()> {
|
2019-12-13 02:58:50 +00:00
|
|
|
if !c.is_empty() && !self.is_loop() {
|
2017-05-02 01:00:12 +00:00
|
|
|
self.in_buffer.extend(c);
|
2019-12-13 02:58:50 +00:00
|
|
|
self.set_data_bit();
|
|
|
|
self.trigger_recv_interrupt()?;
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
2019-12-13 02:58:50 +00:00
|
|
|
|
2017-05-02 01:00:12 +00:00
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
2019-12-13 02:58:50 +00:00
|
|
|
fn spawn_input_thread(&mut self) {
|
|
|
|
let mut rx = match self.input.take() {
|
|
|
|
Some(input) => input,
|
|
|
|
None => return,
|
|
|
|
};
|
|
|
|
|
|
|
|
let (send_channel, recv_channel) = channel();
|
|
|
|
|
|
|
|
// The interrupt enable and interrupt event are used to trigger the guest serial driver to
|
|
|
|
// read the serial device, which will give the VCPU threads time to queue input bytes from
|
|
|
|
// the input thread's buffer, changing the serial device state accordingly.
|
|
|
|
let interrupt_enable = self.interrupt_enable.clone();
|
|
|
|
let interrupt_evt = match self.interrupt_evt.try_clone() {
|
|
|
|
Ok(e) => e,
|
|
|
|
Err(e) => {
|
2020-09-16 22:29:20 +00:00
|
|
|
error!("failed to clone interrupt event: {}", e);
|
2019-12-13 02:58:50 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
// The input thread runs in detached mode and will exit when channel is disconnected because
|
|
|
|
// the serial device has been dropped. Initial versions of this kept a `JoinHandle` and had
|
|
|
|
// the drop implementation of serial join on this thread, but the input thread can block
|
|
|
|
// indefinitely depending on the `Box<io::Read>` implementation.
|
|
|
|
let res = thread::Builder::new()
|
|
|
|
.name(format!("{} input thread", self.debug_label()))
|
|
|
|
.spawn(move || {
|
|
|
|
let mut rx_buf = [0u8; 1];
|
|
|
|
loop {
|
|
|
|
match rx.read(&mut rx_buf) {
|
|
|
|
Ok(0) => break, // Assume the stream of input has ended.
|
|
|
|
Ok(_) => {
|
|
|
|
if send_channel.send(rx_buf[0]).is_err() {
|
|
|
|
// The receiver has disconnected.
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (interrupt_enable.load(Ordering::SeqCst) & IER_RECV_BIT) != 0 {
|
|
|
|
interrupt_evt.write(1).unwrap();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
Err(e) => {
|
|
|
|
// Being interrupted is not an error, but everything else is.
|
|
|
|
if e.kind() != io::ErrorKind::Interrupted {
|
|
|
|
error!(
|
|
|
|
"failed to read for bytes to queue into serial device: {}",
|
|
|
|
e
|
|
|
|
);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
});
|
|
|
|
if let Err(e) = res {
|
|
|
|
error!("failed to spawn input thread: {}", e);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
self.in_channel = Some(recv_channel);
|
|
|
|
}
|
|
|
|
|
|
|
|
fn handle_input_thread(&mut self) {
|
|
|
|
if self.input.is_some() {
|
|
|
|
self.spawn_input_thread();
|
|
|
|
}
|
|
|
|
|
|
|
|
loop {
|
|
|
|
let in_channel = match self.in_channel.as_ref() {
|
|
|
|
Some(v) => v,
|
|
|
|
None => return,
|
|
|
|
};
|
|
|
|
match in_channel.try_recv() {
|
|
|
|
Ok(byte) => {
|
|
|
|
self.queue_input_bytes(&[byte]).unwrap();
|
|
|
|
}
|
|
|
|
Err(TryRecvError::Empty) => break,
|
|
|
|
Err(TryRecvError::Disconnected) => {
|
|
|
|
self.in_channel = None;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-09-16 22:29:20 +00:00
|
|
|
/// Gets the interrupt event used to interrupt the driver when it needs to respond to this
|
2019-08-13 18:20:14 +00:00
|
|
|
/// device.
|
2020-09-16 22:29:20 +00:00
|
|
|
pub fn interrupt_event(&self) -> &Event {
|
2019-08-13 18:20:14 +00:00
|
|
|
&self.interrupt_evt
|
|
|
|
}
|
|
|
|
|
2017-05-02 01:00:12 +00:00
|
|
|
fn is_dlab_set(&self) -> bool {
|
|
|
|
(self.line_control & 0x80) != 0
|
|
|
|
}
|
|
|
|
|
|
|
|
fn is_recv_intr_enabled(&self) -> bool {
|
2019-12-13 02:58:50 +00:00
|
|
|
(self.interrupt_enable.load(Ordering::SeqCst) & IER_RECV_BIT) != 0
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
fn is_thr_intr_enabled(&self) -> bool {
|
2019-12-13 02:58:50 +00:00
|
|
|
(self.interrupt_enable.load(Ordering::SeqCst) & IER_THR_BIT) != 0
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
fn is_loop(&self) -> bool {
|
|
|
|
(self.modem_control & MCR_LOOP_BIT) != 0
|
|
|
|
}
|
|
|
|
|
|
|
|
fn add_intr_bit(&mut self, bit: u8) {
|
|
|
|
self.interrupt_identification &= !IIR_NONE_BIT;
|
|
|
|
self.interrupt_identification |= bit;
|
|
|
|
}
|
|
|
|
|
|
|
|
fn del_intr_bit(&mut self, bit: u8) {
|
|
|
|
self.interrupt_identification &= !bit;
|
|
|
|
if self.interrupt_identification == 0x0 {
|
|
|
|
self.interrupt_identification = IIR_NONE_BIT;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-12-13 02:58:50 +00:00
|
|
|
fn trigger_thr_empty(&mut self) -> Result<()> {
|
2017-05-02 01:00:12 +00:00
|
|
|
if self.is_thr_intr_enabled() {
|
|
|
|
self.add_intr_bit(IIR_THR_BIT);
|
|
|
|
self.trigger_interrupt()?
|
|
|
|
}
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
2019-12-13 02:58:50 +00:00
|
|
|
fn trigger_recv_interrupt(&mut self) -> Result<()> {
|
2017-05-02 01:00:12 +00:00
|
|
|
if self.is_recv_intr_enabled() {
|
2019-12-13 02:58:50 +00:00
|
|
|
// Only bother triggering the interrupt if the identification bit wasn't set or
|
|
|
|
// acknowledged.
|
|
|
|
if self.interrupt_identification & IIR_RECV_BIT == 0 {
|
|
|
|
self.add_intr_bit(IIR_RECV_BIT);
|
|
|
|
self.trigger_interrupt()?
|
|
|
|
}
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
|
|
|
fn trigger_interrupt(&mut self) -> Result<()> {
|
|
|
|
self.interrupt_evt.write(1)
|
|
|
|
}
|
|
|
|
|
2019-12-13 02:58:50 +00:00
|
|
|
fn set_data_bit(&mut self) {
|
|
|
|
self.line_status |= LSR_DATA_BIT;
|
|
|
|
}
|
|
|
|
|
2017-05-02 01:00:12 +00:00
|
|
|
fn iir_reset(&mut self) {
|
|
|
|
self.interrupt_identification = DEFAULT_INTERRUPT_IDENTIFICATION;
|
|
|
|
}
|
|
|
|
|
|
|
|
fn handle_write(&mut self, offset: u8, v: u8) -> Result<()> {
|
|
|
|
match offset as u8 {
|
|
|
|
DLAB_LOW if self.is_dlab_set() => {
|
|
|
|
self.baud_divisor = (self.baud_divisor & 0xff00) | v as u16
|
|
|
|
}
|
|
|
|
DLAB_HIGH if self.is_dlab_set() => {
|
|
|
|
self.baud_divisor = (self.baud_divisor & 0x00ff) | ((v as u16) << 8)
|
|
|
|
}
|
|
|
|
DATA => {
|
|
|
|
if self.is_loop() {
|
|
|
|
if self.in_buffer.len() < LOOP_SIZE {
|
|
|
|
self.in_buffer.push_back(v);
|
2019-12-13 02:58:50 +00:00
|
|
|
self.set_data_bit();
|
|
|
|
self.trigger_recv_interrupt()?;
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if let Some(out) = self.out.as_mut() {
|
|
|
|
out.write_all(&[v])?;
|
|
|
|
out.flush()?;
|
|
|
|
}
|
2019-12-13 02:58:50 +00:00
|
|
|
self.trigger_thr_empty()?;
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
}
|
2019-12-13 02:58:50 +00:00
|
|
|
IER => self
|
|
|
|
.interrupt_enable
|
|
|
|
.store(v & IER_FIFO_BITS, Ordering::SeqCst),
|
2017-05-02 01:00:12 +00:00
|
|
|
LCR => self.line_control = v,
|
|
|
|
MCR => self.modem_control = v,
|
|
|
|
SCR => self.scratch = v,
|
2017-05-31 01:45:05 +00:00
|
|
|
_ => {}
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl BusDevice for Serial {
|
2019-01-24 03:04:43 +00:00
|
|
|
fn debug_label(&self) -> String {
|
|
|
|
"serial".to_owned()
|
|
|
|
}
|
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
fn write(&mut self, info: BusAccessInfo, data: &[u8]) {
|
2017-05-02 01:00:12 +00:00
|
|
|
if data.len() != 1 {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
if let Err(e) = self.handle_write(info.offset as u8, data[0]) {
|
2019-02-13 01:51:26 +00:00
|
|
|
error!("serial failed write: {}", e);
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
fn read(&mut self, info: BusAccessInfo, data: &mut [u8]) {
|
2017-05-02 01:00:12 +00:00
|
|
|
if data.len() != 1 {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2019-12-13 02:58:50 +00:00
|
|
|
self.handle_input_thread();
|
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
data[0] = match info.offset as u8 {
|
2017-05-02 01:00:12 +00:00
|
|
|
DLAB_LOW if self.is_dlab_set() => self.baud_divisor as u8,
|
|
|
|
DLAB_HIGH if self.is_dlab_set() => (self.baud_divisor >> 8) as u8,
|
|
|
|
DATA => {
|
|
|
|
self.del_intr_bit(IIR_RECV_BIT);
|
|
|
|
if self.in_buffer.len() <= 1 {
|
|
|
|
self.line_status &= !LSR_DATA_BIT;
|
|
|
|
}
|
|
|
|
self.in_buffer.pop_front().unwrap_or_default()
|
|
|
|
}
|
2019-12-13 02:58:50 +00:00
|
|
|
IER => self.interrupt_enable.load(Ordering::SeqCst),
|
2017-05-02 01:00:12 +00:00
|
|
|
IIR => {
|
|
|
|
let v = self.interrupt_identification | IIR_FIFO_BITS;
|
|
|
|
self.iir_reset();
|
|
|
|
v
|
|
|
|
}
|
|
|
|
LCR => self.line_control,
|
|
|
|
MCR => self.modem_control,
|
|
|
|
LSR => self.line_status,
|
2019-05-20 20:37:54 +00:00
|
|
|
MSR => {
|
|
|
|
if self.is_loop() {
|
|
|
|
let mut msr =
|
|
|
|
self.modem_status & !(MSR_DSR_BIT | MSR_CTS_BIT | MSR_RI_BIT | MSR_DCD_BIT);
|
|
|
|
if self.modem_control & MCR_DTR_BIT != 0 {
|
|
|
|
msr |= MSR_DSR_BIT;
|
|
|
|
}
|
|
|
|
if self.modem_control & MCR_RTS_BIT != 0 {
|
|
|
|
msr |= MSR_CTS_BIT;
|
|
|
|
}
|
|
|
|
if self.modem_control & MCR_OUT1_BIT != 0 {
|
|
|
|
msr |= MSR_RI_BIT;
|
|
|
|
}
|
|
|
|
if self.modem_control & MCR_OUT2_BIT != 0 {
|
|
|
|
msr |= MSR_DCD_BIT;
|
|
|
|
}
|
|
|
|
msr
|
|
|
|
} else {
|
|
|
|
self.modem_status
|
|
|
|
}
|
|
|
|
}
|
2017-05-02 01:00:12 +00:00
|
|
|
SCR => self.scratch,
|
2017-05-31 01:45:05 +00:00
|
|
|
_ => 0,
|
2017-05-02 01:00:12 +00:00
|
|
|
};
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#[cfg(test)]
|
|
|
|
mod tests {
|
|
|
|
use super::*;
|
|
|
|
use std::io;
|
2018-12-04 07:37:46 +00:00
|
|
|
use std::sync::Arc;
|
|
|
|
|
|
|
|
use sync::Mutex;
|
2017-05-02 01:00:12 +00:00
|
|
|
|
|
|
|
#[derive(Clone)]
|
|
|
|
struct SharedBuffer {
|
|
|
|
buf: Arc<Mutex<Vec<u8>>>,
|
|
|
|
}
|
|
|
|
|
|
|
|
impl SharedBuffer {
|
|
|
|
fn new() -> SharedBuffer {
|
2018-10-03 17:22:32 +00:00
|
|
|
SharedBuffer {
|
|
|
|
buf: Arc::new(Mutex::new(Vec::new())),
|
|
|
|
}
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
impl io::Write for SharedBuffer {
|
|
|
|
fn write(&mut self, buf: &[u8]) -> io::Result<usize> {
|
2018-12-04 07:37:46 +00:00
|
|
|
self.buf.lock().write(buf)
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
fn flush(&mut self) -> io::Result<()> {
|
2018-12-04 07:37:46 +00:00
|
|
|
self.buf.lock().flush()
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
fn serial_bus_address(offset: u8) -> BusAccessInfo {
|
|
|
|
// Serial devices only use the offset of the BusAccessInfo
|
|
|
|
BusAccessInfo {
|
|
|
|
offset: offset as u64,
|
|
|
|
address: 0,
|
|
|
|
id: 0,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-05-02 01:00:12 +00:00
|
|
|
#[test]
|
|
|
|
fn serial_output() {
|
2020-09-16 22:29:20 +00:00
|
|
|
let intr_evt = Event::new().unwrap();
|
2017-05-02 01:00:12 +00:00
|
|
|
let serial_out = SharedBuffer::new();
|
|
|
|
|
2020-03-25 20:54:50 +00:00
|
|
|
let mut serial = Serial::new(
|
2021-01-08 13:29:03 +00:00
|
|
|
ProtectionType::Unprotected,
|
2020-03-25 20:54:50 +00:00
|
|
|
intr_evt,
|
|
|
|
None,
|
|
|
|
Some(Box::new(serial_out.clone())),
|
|
|
|
Vec::new(),
|
|
|
|
);
|
2017-05-02 01:00:12 +00:00
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
serial.write(serial_bus_address(DATA), &['a' as u8]);
|
|
|
|
serial.write(serial_bus_address(DATA), &['b' as u8]);
|
|
|
|
serial.write(serial_bus_address(DATA), &['c' as u8]);
|
2018-10-03 17:22:32 +00:00
|
|
|
assert_eq!(
|
2018-12-04 07:37:46 +00:00
|
|
|
serial_out.buf.lock().as_slice(),
|
2018-10-03 17:22:32 +00:00
|
|
|
&['a' as u8, 'b' as u8, 'c' as u8]
|
|
|
|
);
|
2017-05-02 01:00:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#[test]
|
|
|
|
fn serial_input() {
|
2020-09-16 22:29:20 +00:00
|
|
|
let intr_evt = Event::new().unwrap();
|
2017-05-02 01:00:12 +00:00
|
|
|
let serial_out = SharedBuffer::new();
|
|
|
|
|
2020-03-25 20:54:50 +00:00
|
|
|
let mut serial = Serial::new(
|
2021-01-08 13:29:03 +00:00
|
|
|
ProtectionType::Unprotected,
|
2020-03-25 20:54:50 +00:00
|
|
|
intr_evt.try_clone().unwrap(),
|
|
|
|
None,
|
|
|
|
Some(Box::new(serial_out.clone())),
|
|
|
|
Vec::new(),
|
|
|
|
);
|
2017-05-02 01:00:12 +00:00
|
|
|
|
2020-10-08 22:02:20 +00:00
|
|
|
serial.write(serial_bus_address(IER), &[IER_RECV_BIT]);
|
2018-10-03 17:22:32 +00:00
|
|
|
serial
|
|
|
|
.queue_input_bytes(&['a' as u8, 'b' as u8, 'c' as u8])
|
|
|
|
.unwrap();
|
2017-05-02 01:00:12 +00:00
|
|
|
|
|
|
|
assert_eq!(intr_evt.read(), Ok(1));
|
|
|
|
let mut data = [0u8; 1];
|
2020-10-08 22:02:20 +00:00
|
|
|
serial.read(serial_bus_address(DATA), &mut data[..]);
|
2017-05-02 01:00:12 +00:00
|
|
|
assert_eq!(data[0], 'a' as u8);
|
2020-10-08 22:02:20 +00:00
|
|
|
serial.read(serial_bus_address(DATA), &mut data[..]);
|
2017-05-02 01:00:12 +00:00
|
|
|
assert_eq!(data[0], 'b' as u8);
|
2020-10-08 22:02:20 +00:00
|
|
|
serial.read(serial_bus_address(DATA), &mut data[..]);
|
2017-05-02 01:00:12 +00:00
|
|
|
assert_eq!(data[0], 'c' as u8);
|
|
|
|
}
|
|
|
|
}
|